## **OS Concepts Overview**

Bojan Nokovic

Based on: "Operating Systems Concepts", 10th Edition Silberschatz Et al.

Dec. 2020

Overview 1/3

#### **Operating System**

- No universally accepted definition
- Collection of programs that manages hardware resources
- A program that controls the execution of application programs
- An interface between applications and hardware

Convenience, efficiency, ability to evolve

Overview 2/30

#### **OS** Definition

- Everything a vendor ships when you order an OS
- The one program running at all times on the computer is the kernel, part of the operating system
- A system program (ls, rm, format,..)
- An application program not associated with OS (Word, Keynote, .. )
- Middleware is computer software that provides services to software applications beyond those available from the operating system.

Overview 3/30

#### Computer-System Operation

- I/O devices and the CPU can execute in parallel
- Each device controller has a local buffer and is in charge of a particular device type
- Each device controller type has an operating system device driver to manage it
- CPU moves data from/to main memory to/from local buffers
- Device controller informs CPU that it has finished its operation by causing an interrupt

Overview 4/30

#### Computer System Organization



Device types?

Difference between controller and adapter?

How device controller informs CPU that it has finished its operation?

Overview 5/30

## Key Aspects of the System

- Interrupts
- Storage structure
- I/O structure

Overview 6/30

#### Interrupts

- Interrupt transfers control to the interrupt service routine generally, through the interrupt vector, which contains the addresses of all the service routines
- Interrupt architecture must save the address of the interrupted instruction
- A trap or exception is a software-generated interrupt caused either by an error or a user request
- An operating system is interrupt driven!

Overview 7/3

#### I/O Interrupts

The interrupt handler signals the user process upon the completion of I/O.

#### **Synchronous**

- The user process makes an I/O request and waits until the I/O completion.
- The user process must know the I/O latency, so it knows how long it should wait.

#### **Asynchronous**

- An I/O request returns without waiting for the I/O completion.
- Interrupt scheduled at the completion of I/O.
- The interrupt handler signals the user process when the I/O is done.
- Concurrent I/O operations on several devices.

Overview 8/30

## Interrupt-Timeline



Called indirectly through the table of pointers

The addresses of the interrupt service routines for the various devices.

Overview 9/30

#### Interrupt Handling

The operating system preserves the state of the CPU by storing registers and the program counter system.

Determines which type of interrupt has occurred: polling or vectored interrupt system

Maskable (can be turned off by the CPU) and nonmaskable (reserved for events such as unrecoverable memory errors)

What is interrupt response time?

Overview 10/30

#### Interrupt Handling

The operating system preserves the state of the CPU by storing registers and the program counter system.

Determines which type of interrupt has occurred: polling or vectored interrupt system

Maskable (can be turned off by the CPU) and nonmaskable (reserved for events such as unrecoverable memory errors)

What is interrupt response time? The time that elapses between the interrupt signal and the execution of the first statement in the corresponding interrupt handler.

Overview 10/30

#### Classes of Interrupts

Program - Generated by: arithmetic overflow, division by zero, reference outside a user's allowed memory space, etc., (and other similar things)

Timer - Generated by a timer within the processor.

I/O - Generated by an I/O controller.

Hardware - Generated by power failure or memory parity error.

Overview 11/30

### Interrupt-Driven I/O



## Multiple Interrupts



Figure: Transfer of Control With Multiple Interrupts

Overview 13/30

### Storage Structure

#### Main memory

Random access (DRAM, SRAM)

Secondary storage - extension of main memory that provides large nonvolatile storage capacity

- Hard Disk Drives (HDD)
- Non-volatile memory (NVM), i.e. SSD (solid-state drive) is a type of nonvolatile storage

The difference between non-volatile and volatile memory?

Overview 14/30

## Storage Hierarchy



#### I/O Techniques

When the processor encounters an instruction relating to I/O, it executes that instruction by issuing a command to the appropriate I/O module

- Programmed I/O
- Interrupt Driven I/O
- Direct Memory Access (DMA)

Overview 16/30

#### Programmed I/O

- The I/O module performs the requested action then sets the appropriate bits in the I/O status register.
- The processor periodically checks the status of the I/O module until it determines the instruction is complete.

With programmed I/O the performance level of the entire system is severely degraded.

Overview 17/30

#### Interrupt-Driven I/O

- Processor issues an I/O command to module.
- I/O module will interrupt the processor service when it is ready to exchange data.
- The processor executes the data transfer.

More efficient than programmed I/O, but still requires active intervention of the processor to transfer data between I/O module and memory.

Overview 18/30

#### Direct Memory Access (DMA)

Performed by a separate module on the system bus or incorporated into an I/O module

Transfers the entire block of data directly to and from memory without going through the processor.

- Processor is involved only at the beginning and end of the transfer.
- Processor executes more slowly during a transfer when processor access to the bus is required.

More efficient than interrupt-driven or programmed I/O.

Overview 19/30

#### Modern Computer Architecture



Von Neumann architecture - one bus used for both data transfers and instruction fetches.

Harvard architecture - separate data and instruction busses.

Overview 20/30

#### Computer-System Architecture

Single general-purpose processor system

Overview 21/30

#### Computer-System Architecture

Single general-purpose processor system

#### Multiprocessors systems

- Advantages: increased throughput, economy of scale, increased reliability
- Issues: data consistency, load balancing, I/O bottle-neck, cache coherency
- Types: (1) Asymmetric multiprocessing each processor is assigned a specie task; (2) Symmetric - each processor performs all tasks

Overview 21/30

### Symmetric and Dual Core



Figure: A Symmetric and Dual-Core Design Multiprocessing Architecture

#### Exercises: Compare single core, symmetric, multi core

- Performance
- Availability
- Scaling

Overview 22/30

#### Non-Uniform Memory Access System (NUMA)



Adding additional CPUs does not scale very well - the system bus becomes a bottleneck.

Provide each CPU (or group of CPUs) with its own local memory.

All CPUs share one physical address space.

Overview 23/30

## Clustered Systems



Usually sharing storage via a storage-area network (SAN)

- Asymmetric clustering has one machine in hot-standby mode
- Symmetric clustering has n multiple nodes running applications, monitoring each other.

Overview 24/30

#### **Operating-System Operations**

Bootstrap program - simple code to initialize the system, load the kernel

#### Kernel loads

Starts services provided outside of the kernel (system daemons like syslogd, sshd)

Kernel is interrupt driven (hardware and software)

- Hardware interrupt by one of the devices
- Software interrupt (exception or trap)



Figure: Transition from user to kernel mode

Overview 25/30

#### Caching

Information in use copied from slower to faster storage temporarily

Faster storage (cache) checked first to determine if information is there

- If it is, information used directly from the cache (fast)
- If not, data copied to cache and used there



Multiprocessor environment must provide cache coherency in hardware such that all CPUs have the most recent value in their cache.

Overview 26/30

## Characteristics of Various Types of Storage

| Level                        | 1                                            | 2                                   | 3                | 4                | 5                |
|------------------------------|----------------------------------------------|-------------------------------------|------------------|------------------|------------------|
| Name                         | registers                                    | cache                               | main memory      | solid-state disk | magnetic disk    |
| Typical size                 | < 1 KB                                       | < 16MB                              | < 64GB           | < 1 TB           | < 10 TB          |
| Implementation<br>technology | custom memory<br>with multiple<br>ports CMOS | on-chip or<br>off-chip<br>CMOS SRAM | CMOS SRAM        | flash memory     | magnetic disk    |
| Access time (ns)             | 0.25-0.5                                     | 0.5-25                              | 80-250           | 25,000-50,000    | 5,000,000        |
| Bandwidth (MB/sec)           | 20,000-100,000                               | 5,000-10,000                        | 1,000-5,000      | 500              | 20-150           |
| Managed by                   | compiler                                     | hardware                            | operating system | operating system | operating system |
| Backed by                    | cache                                        | main memory                         | disk             | disk             | disk or tape     |

Overview 27/30

#### Modern Computer Motherboard



Even the lowest-cost modern general purpose CPU contains multiple cores!

Overview 28/30

## **Apollo Guidance Computer**





Apollo: 2.048 MHz, 2048 words RAM, 36,864 words ROM

MacBook Pro (mid 2012): 2.5GHz, 4GB RAM, 500GB HDD

#### Exercises:

Compare speed, size of volatile and size of nonvolatile memory of Apollo vs MacBook Pro (mid 2012)

Overview 29/30

# Thank you



Overview 30/30